Principal FPGA Design Engineer - FPGA IPs (R48199/rj) Job at Cadence, San Jose, CA

N0J3TDBaTUYzQXdLTnVPbGJqNUl4R3A4dFE9PQ==
  • Cadence
  • San Jose, CA

Job Description

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Protium Prototyping Platform is part of the Cadence Dynamic Duo that has been a huge success with our customers. With Cadence® Protiumâ„¢ prototyping platforms, design and verification teams can rapidly bring up a prototype and provide a pre-silicon platform for early software development, system validation, and hardware regressions.

Protium is leading product in FPGA Emulation/Prototyping domain. This role is to design, verification, timing closure and hardware validation of the FPGA IPs.

  • Developing field-programmable gate array intellectual properties (FPGA IPs) for Protium platform, including design, verification, integration, timing closure, documentation and releasing the IPs to end users;
  • Working on FPGA IP Design, Verification/Simulation, Timing closure, Validation of IP on the hardware;
  • Enhancing current IPs as well as developing new IPs.
  • Debug and fix internal regression failures for FPGA IPs.
  • Documentation of IPs

The ideal candidate will have the following skills and experience:

  • Master degree in Electrical Engineering with 5+ years of experience
  • Experience with FPGA design and verification using Verilog
  • Experience with high end Xilinx(AMD) FPGAs including using Vivado tool for simulation, Place and route
  • Experience in debugging FPGAs in the lab using Vivado hardware manager, debugging with firmware/software
  • Experience using Linux servers, Script development using Shell/Perl/TCL
  • Experience using Cadence Simulators Incisive or Xcelium
  • Detailed knowledge about industry standard interfaces such as PCI Express, DRAM/DDR4, SRAM, I2C, JTAG, AXI

Job Tags

Similar Jobs

Cloud Analytics Technologies LLC

Senior Mainframe Developer Job at Cloud Analytics Technologies LLC

 ...in below : Experience in defining, developing, and leading an interactive team to implement scalable application solutions Mainframe application development, automation, and support, utilizing COBOL, CICS, DB2, JCL, VSAM, MQ-Series, and SQL Mainframe performance... 

Addison Group

Technical Writer Job at Addison Group

 ...Position Title: Technical Writer Active Secret Clearance Location: Washington DC or Annapolis Maryland Assignment Type: Full time Salary: $70k - $75k / annually Work Schedule: Onsite 5 days a week Benefits: This position is eligible for medical,... 

Aerotek

Assembler Job at Aerotek

**Job Title: Medical Device Assembler****Start Date:** _Starts the second week of December 2025!_**Shifts Available:** Monday to Friday 6am - 2:30pm and 2:00pm - 10:30pm**Job Description**Join a dynamic team focused on the manufacturing and assembly of high-quality... 

The Jacobson Group

Vice President of Finance Job at The Jacobson Group

 ...company into its next phase of growth and stability. This is a retained search. Responsibilities: Lead and continually advance the ERM program by partnering with leaders across the organization, implementing risk frameworks, and modeling corporate risk to inform... 

Palo Alto Networks

Strategic Account Manager - Verizon Job at Palo Alto Networks

 ...Your Career The Strategic Account Manager partners with our customers to secure their entire digital experience. Youre motivated by...  ...trends, and how they affect Palo Alto Networks products and services Travel as necessary within your territory, and to company-wide...